

# Lab 11

# Rivest-Shamir-Adleman (RSA) Encryption

| Name:    | : Syed Asghar Abbas Zaidi                                                              | Student ID: 07201            |  |  |  |  |
|----------|----------------------------------------------------------------------------------------|------------------------------|--|--|--|--|
|          | <b>Objective</b>                                                                       |                              |  |  |  |  |
| The Obj  | jectives of this lab are:                                                              |                              |  |  |  |  |
| •        | Generating an RSA encryption key pair Implementing encryption and decryption using RSA |                              |  |  |  |  |
| Just li  | ike previously, this is how my Tas                                                     | sk answers will be formatted |  |  |  |  |
|          |                                                                                        | Design                       |  |  |  |  |
|          | Simulation code                                                                        |                              |  |  |  |  |
|          | Actual simulation                                                                      |                              |  |  |  |  |
| Log file | s values are in decimal but simulation outpu                                           | t is in hexa!                |  |  |  |  |
| FOLLO    | WED BY                                                                                 |                              |  |  |  |  |

**EXPLANATION** 



### 11.2 Background/Scenario

RSA encryption is a crucial part of digital security. It was created in the late 1970s by Ron Rivest, Adi Shamir, and Leonard Adleman. RSA uses two exponents, e (public) and d (private), along with a large modulus number, n, created during key generation.

Both encryption and decryption rely on modular exponentiation, a process made efficient by algorithms like fast exponentiation. It is crucial to emphasize that while performing modular exponentiation is an efficient process, its inverse operation, involving modular logarithm, is an exceptionally challenging task. This complexity arises because solving modular logarithms is as difficult as factoring the modulus, a problem for which no known polynomial-time algorithm exists.

To put it simply, anyone can easily encrypt data quickly when the public exponent (e) is known. Likewise, with the private exponent (d), decryption is a straightforward process. However, for any unauthorized third party, decrypting the information is nearly impossible due to the formidable computational hurdles involved. This inherent security feature of RSA ensures that sensitive data remains protected from prying eyes.

#### 11.3 Procedure

Figure 1 shows the general idea behind the procedure used in RSA.



Figure 1: Encryption, Decryption and Key Generation

RSA uses two algebraic structures; a ring and a group.

#### **Encryption/Decryption Ring**

Encryption and decryption are done using the commutative ring  $R = \langle Z_n, +, \times \rangle$ 

with two arithmetic operations: addition and multiplication. In RSA, this ring is public because the modulus n is public. Anyone can send a message to Bob using this ring to do encryption.



#### **Key-Generation Group**

```
RSA uses a multiplicative group G = < Z_{\varphi(n)}^*, \times >
```

for key generation. This group supports only multiplication and division (using multiplicative inverses), which are needed for generating public and private keys. This group is hidden from the public because its modulus,  $\varphi(n)$ 

is hidden from the public.

## Task 1: Generate an RSA encryption key pair

To generate both a public and a private key, you can follow the procedure outlined in Figure 2. Once the keys are generated, the public key is represented as the tuple (e, n), and the private key is simply the integer d. It is important to note that the values of p, q, and  $\varphi(n)$ 

can be safely discarded after key generation, as they will not be required unless there is a need to change the private key without altering the modulus – a practice usually discouraged.

For security, it is recommended that each prime, p or q, should have a size of 512 bits, equivalent to 154 decimal digits. This choice results in a modulus, n, that is 1024 bits in size, or 309 digits long.

```
RSA_Key_Generation {
    Select two large primes p and q such that p \neq q.
    n \leftarrow p \times q
    \phi(n) \leftarrow (p-1) \times (q-1)
    Select e such that 1 < e < \phi(n) and e is coprime to \phi(n)
    d \leftarrow e^{-1} \mod \phi(n)
    Public_key \leftarrow (e, n)
    Private_key \leftarrow d
    return Public_key and Private_key
}
```

Figure 2: RSA key generation algorithm

Create a module that implements the functionality shown in Figure 2.

```
// ASGHAR 07201
module RSA_Key_Generation(
                                       // Clock signal for synchronization
             input wire clk,
             input wire reset
                                       // Reset signal to initialize the module
             output reg [31:0] public_key_e,
                                                   // 32-bit register for storing the public exponent
             output reg [31:0] public_key_n,
                                                    // 32-bit register for storing the modulus n
                                                   // 32-bit register for storing the private key d
             output reg [31:0] private key d
             // Registers to hold prime numbers, n, phi(n), e, and d
             reg [31:0] p, q, n, phi_n, e, d;
             // State variable for managing the key generation process
             reg [2:0] state;
             // Initial block to set example values for p, q, and e
```



```
initial begin
               p = 7; // Example prime number p
q = 11; // Example prime number q
e = 13; // Example public exponent e
state = 0; // Initialize the state to 0
                // Always block triggered on positive clock edge or reset
                always @(posedge clk or posedge reset) begin
                if (reset) begin
                // Reset logic: Initialize registers when reset is active
               p <= 7;
               p <= 7;
q <= 11;
n <= 0;
phi_n <= 0;
e <= 13;
d <= 0;
state <= 0;
end else begin
                // State machine for RSA key generation
                case (state)
                0: begin
                // Calculate n and phi(n) in state 0
               \begin{array}{l} n <= p * q; \ / \ n \ is \ the \ product \ of \ p \ and \ q \\ phi\_n <= (p-1)*(q-1); \ / / phi(n) = (p-1)*(q-1) \\ state <= 1; \ / / Move \ to \ next \ state \end{array}
                end
                1: begin
                // Calculate modular inverse of e modulo phi(n) in state 1
               d <= modinv(e, phi_n); // Compute the private key d
state <= 2; // Move to the next state
                end
2: begin
                // Assign the public and private keys to output registers in state 2
                                               // Public exponent
               public_key_e <= e;
                public key n <= n;
                                               // Modulus
                private_key_d <= d;
                                                // Private key
                state <= 3; // Finish the key generation process
                default: state <= 3; // Final state
               endcase
                end
                end
                // Function to calculate the modular inverse using the Extended Euclidean Algorithm
  function [31:0] modinv(input [31:0] a, input [31:0] m);
                integer m0, t, q;
                integer x0, x1;
                begin
               m0 = m; // Store the original modulus value
               t = 0;
                q = 0;
                x^{0} = 0;
                x1 = 1;
                // Extended Euclidean Algorithm to find the modular inverse
                while (a > 1) begin
               q = a / m;
               t = m;
m = a % m;
                a = t;
               t = x0;
               x0 = x1 - q * x0;

x1 = t;
               end
                // Ensure that x1 is positive
                if (x1 < 0)
                x1 = x1 + m0;
                modinv = x1; // Return the modular inverse
                end
                endfunction
endmodule
\\ ASGHAR
 timescale 1ns / 1ps
```



```
module testbench_keygen();
           // Declare the signals for the clock, reset, and RSA key outputs
                                    // Clock signal for synchronization
            reg clk;
                                   // Reset signal to initialize the design
            reg reset;
            wire [31:0] public_key_e;
                                                // Wire to capture the public exponent
            wire [31:0] public_key_n;
                                                // Wire to capture the modulus n
            wire [31:0] private_key_d;
                                                // Wire to capture the private key d
            // Instantiate the RSA_Key_Generation module
            RSA_Key_Generation uut (
.clk(clk), // Con
                                    // Connect the clock signal to the module
            .reset(reset),
                                    // Connect the reset signal to the module
            .public_key_e(public_key_e), // Connect the public exponent wire to the module
            .public_key_n(public_key_n), // Connect the modulus wire to the module
            .private_key_d(private_key_d) // Connect the private key wire to the module
            // Initial block for setting up the simulation
            initial begin
            // Initialize the clock and reset signals
           clk = 0;
                                    // Set clock to 0 initially
                                    // Set reset to 0 initially
            reset = 0;
           // Apply reset to initialize the design
                                   // Assert reset to initialize the design
            reset = 1;
            #10 \text{ reset} = 0;
                                   // Deassert reset after 10 time units
            // Wait for the key generation process to complete
                                   // Wait for 100 time units (key generation time)
            #100;
            // Display the generated public and private keys
            $display("Public Key (e, n): (%d, %d)", public key_e, public key_n); // Display public key $display("Private Key (d): %d", private key_d); // Display private key
            // End the simulation after displaying the keys
                                   // Terminate the simulation after 10 time units
            #10 $finish;
            end
            // Clock generation block
            always #5 clk = \sim clk;
                                                // Toggle the clock every 5 time units
endmodule
```

| ne                                                                                                        | Value              | 119,995 ps | 119,996 ps             | 119,997 ps           |
|-----------------------------------------------------------------------------------------------------------|--------------------|------------|------------------------|----------------------|
| clk                                                                                                       | 1                  |            |                        |                      |
| reset                                                                                                     | 0                  |            |                        |                      |
| public_key_e[31:0]                                                                                        | 000000d            |            |                        | 00000004             |
| public_key_n[31:0]                                                                                        | 0000004d           |            |                        | 0000004d             |
| private_key_d[31:0]                                                                                       | 00000025           |            |                        | 00000025             |
|                                                                                                           |                    |            |                        |                      |
| <pre>f set_property needs_s: f ) else ( f send_msg_id Add_Wave f ) f ynn 1000ns public New (e p); (</pre> | e-1 WARNING "No to |            | i. Simulator will star | t without a wave wir |



#### **EXPLANATION**

In this testbench, the primary goal is to simulate the behavior of the RSA key generation module. The testbench starts by defining the clock, reset, and key output signals. The clock signal is used to synchronize the operations, and the reset signal is used to initialize the RSA key generation module.

First, the clock and reset signals are initialized. The reset is asserted to ensure the design starts from a known state. After a short delay, the reset is deasserted, and the design is allowed to begin generating keys.

The testbench then waits for a period to allow enough time for the key generation process to complete. Once the keys are generated, the testbench outputs the generated public and private keys to the console. This helps verify that the key generation module is functioning correctly.

Finally, the simulation ends after a brief delay. The clock signal is toggled continuously at regular intervals, ensuring that the RSA key generation module receives the necessary clock pulses throughout the simulation. This setup tests whether the module correctly generates and outputs the public and private keys.

## **Task 2: RSA Encryption**

Messages can be sent by anyone using this public key. In RSA, the encryption process can be executed using an algorithm that operates with polynomial time complexity, as demonstrated in Figure 3. It is worth noting that the size of the plaintext must be smaller than n. If the plaintext exceeds this limit, it should be divided into blocks for proper encryption.

```
RSA_Encryption (P, e, n)  // P is the plaintext in Z_n and P < n { C \leftarrow Fast\_Exponentiation (P, e, n)  // Calculation of (P^e \mod n) return C }
```

Figure 3: RSA encryption

Create a module that implements the functionality shown in Figure 3.

#### EXPLANATION FOR WHAT WE ARE DOING

The fast exponentiation and RSA encryption modules are designed to perform modular exponentiation and RSA encryption, respectively, both crucial in cryptography. Fast exponentiation is particularly efficient because it reduces the number of multiplications needed to compute large powers, making it ideal for RSA, where encryption often involves raising large numbers to high powers under a modulus.



The fast exponentiation module takes three inputs: the base, exponent, and modulus. Its goal is to calculate (base^exp) % mod using an iterative method, sometimes called "exponentiation by squaring." The base is first reduced modulo the modulus to ensure all calculations are within a limited range. The algorithm then iteratively squares the base and, depending on the bits of the exponent, multiplies the result by the current base when a bit is set to 1. This efficient method avoids the direct computation of high powers and keeps intermediate values small due to the modular reduction in each step, ensuring performance within typical constraints of digital circuits.

The RSA encryption module uses the fast exponentiation module to perform encryption by computing ciphertext = (plaintext^e) % n, where plaintext is the original message, e is the public exponent, and n is the modulus. The RSA encryption module acts as a wrapper, passing the plaintext, exponent, and modulus to the fast exponentiation module and then assigning the resulting value to the ciphertext output.

In the simulation, a testbench runs two test cases to verify the encryption process. The testbench sets different values for plaintext, exponent, and modulus, and after a short delay, it displays the resulting ciphertext for each case. This output allows verification that the RSA encryption module is correctly calculating the ciphertext by raising the plaintext to the power of e modulo n. Through the test cases, the testbench confirms that the system accurately encrypts data according to the RSA algorithm, utilizing efficient modular exponentiation for fast calculations. The results can be used to verify the encryption's integrity and correctness in each case.

#### FAST EXPONENTIATION

```
// Set the time unit and time precision for simulation (1 nanosecond time unit, 1 picosecond time precision)
// Define the fast_exponentiation module with a parameterizable bit-width, default width is 7 bits
module fast exponentiation #(parameter width = 7) (
             input [width:0] base.
                                     // Input base value for exponentiation
                                      // Input exponent value
             input [width:0] exp,
             input [width:0] mod,
                                      // Input modulus for modular arithmetic
             output reg [width:0] result
                                                   // Output result of the exponentiation
             // Internal 16-bit registers for intermediate calculations
                                     // Temporary base used in calculations
             reg [15:0] temp_base;
             reg [15:0] temp_result; // Temporary result to hold intermediate results
             integer i;
                                      // Loop counter
             // Define combinational logic for fast exponentiation
             always @(*) begin
             // Initialize temp_base as base % mod for modular arithmetic
             temp base = base % mod;
             // Initialize temp_result to 1 (identity element for multiplication)
            temp_result = 1;
             // Perform fast exponentiation using the "square-and-multiply" method
             for (i = 0; i < 7; i = i + 1) begin
             // If the current bit of exponent is 1, multiply temp_result by temp_base modulo mod
             if (exp[i] == 1) begin
             temp_result = (temp_result * temp_base) % mod;
             // Square temp base modulo mod for the next iteration
             temp_base = (temp_base * temp_base) % mod;
```



```
// Assign the final result after loop execution
             result = temp_result;
             end
endmodule
// Set the time unit and precision for simulation (1 nanosecond time unit, 1 picosecond precision)
// Define the fast_exp_test module to test the fast_exponentiation module
module fast_exp_test();
             // Declare 8-bit registers for inputs to the fast exponentiation module
             reg [7:0] base;
                                        // Base value for exponentiation
             reg [7:0] exp;
                                        // Exponent value
             reg [7:0] mod;
                                        // Modulus for modular arithmetic
             wire [7:0] result; // Output wire for the computed result
             // Instantiate the fast_exponentiation module (assumed to be defined elsewhere) // Connect input and output ports to the declared testbench signals
              fast exponentiation x (
              .base(base),
              .exp(exp),
              .mod(mod),
              .result(result)
             // Begin an initial block for simulation
             initial begin
             // Test case 1
             base = 8'd5; // Set base to 5
                                        // Set exponent to 13
// Set modulus to 77
             \exp = 8'd13;
             mod = 8'd77;
             #10;
                          // Wait for 10 time units
             // Display the test case results on the console
             $display("Test case 1: base=%d, exp=%d, mod=%d, result=%d", base, exp, mod, result);
             // Test case 2
             base = 8'd26;
                                        // Set base to 26
                                       // Set exponent to 37 // Set modulus to 77
             exp = 8'd37;
             mod = 8'd77;
                          // Wait for 10 time units
             // Display the test case results on the console
             $display("Test case 2: base=%d, exp=%d, mod=%d, result=%d", base, exp, mod, result);
             // End the simulation
             $finish;
             end
endmodule
                                   Value
                                                   0.000 ns
                                                                           5.000 ns
                                                                                                  10.000 ns
                                                                                                                         1.
                                05
                                                                                                                      1a
base[7:0]
                                                                        0d
                                                                                                                      25
exp[7:0]
                                0d
                                                                                               4d
mod[7:0]
                                4d
```

#### **RSA ENCRYPTION**

1a

result[7:0]

```
// Set the time unit and precision for simulation (1 nanosecond time unit, 1 picosecond precision)
'timescale 1ns / 1ps

// ASGHAR 07201
// Define the RSA_Encryption module, which performs RSA encryption
```

05

1a



```
module RSA_Encryption(
            input [7:0] plaintext, // 8-bit plaintext to be encrypted input [7:0] e, // 8-bit public exponent in RS
                                     // 8-bit public exponent in RSA encryption
// 8-bit modulus used in RSA encryption
            input [7:0] n,
            output [7:0] ciphertext // 8-bit encrypted ciphertext output
);
            // Intermediate wire to hold the result from the fast exponentiation module
            wire [7:0] result;
            // Instantiate the fast_exponentiation module to perform modular exponentiation
            // The plaintext, exponent 'e', and modulus 'n' are passed as inputs
             // The result is the computed (plaintext^e) % n
             fast_exponentiation exp (
             .base(plaintext), // Base is the plaintext message
                         // Exponent is the public exponent 'e'
             .mod(n),
                         // Modulus is 'n'
             .result(result) // Result of exponentiation is stored in `result`
            // Assign the result of the modular exponentiation to the ciphertext output
             assign ciphertext = result;
endmodule
`timescale 1ns / 1ps
// ASGHAR 07201
// Define the rsa_encrypt_test module to test the RSA_Encryption module
module rsa_encrypt_test();
            // Declare 8-bit registers for inputs to the RSA encryption module
            reg [7:0] plaintext; // Plaintext message to be encrypted
            reg [7:0] e;
                                     // Public exponent in RSA encryption
            reg [7:0] n;
                                     // Modulus used in RSA encryption
            wire [7:0] ciphertext; // Output wire for the encrypted ciphertext
            // Instantiate the RSA_Encryption module
            // Connect input and output ports to the declared testbench signals
             RSA Encryption x (
             .plaintext(plaintext),
             .e(e),
             .n(n),
             .ciphertext(ciphertext)
            // Begin an initial block for running the test cases in simulation
            initial begin
            // Test case 1
            plaintext = 8'd26; // Set plaintext to 26
            e = 8'd37:
                                     // Set public exponent e to 37
            n = 8'd77;
                                     // Set modulus n to 77
            #10;
                                     // Wait for 10 time units
            // Display the result of test case 1 in the console
            $display("Test case 1: plaintext=%d, e=%d, n=%d, ciphertext=%d", plaintext, e, n, ciphertext);
            // Test case 2
            plaintext = 8'd5; // Set plaintext to 5
            e = 8'd13:
                                     // Set public exponent e to 13
            n = 8'd77;
                                     // Set modulus n to 77
                                     // Wait for 10 time units
            // Display the result of test case 2 in the console
            $display("Test case 2: plaintext=%d, e=%d, n=%d, ciphertext=%d", plaintext, e, n, ciphertext);
            // End the simulation
            $finish;
            end
endmodule
```





## Task 3: RSA Decryption

The receiver can decrypt the received ciphertext message using the algorithm in figure 4. The RSA decryption process employs an algorithm with polynomial time complexity. It is important to highlight that the size of the ciphertext is always smaller than the modulus, n.

```
RSA_Decryption (C, d, n)  //C is the ciphertext in \mathbb{Z}_n

{
    P \leftarrow Fast_Exponentiation (C, d, n)  // Calculation of (C<sup>d</sup> mod n)
    return P
}
```

Figure 4: RSA decryption

Create a module that implements the functionality shown in Figure 4.



```
// Instantiate the fast_exponentiation module to perform modular exponentiation
           // In RSA decryption, this computes (ciphertext^d) % n to retrieve the original plaintext
           fast_exponentiation exp1 (
           .base(ciphertext), // Base is the encrypted message (ciphertext)
           .exp(d),
                                  // Exponent is the private exponent 'd'
           .mod(n),
                                  // Modulus is `n`
           .result(result)
                                 // Result of exponentiation is stored in `result`
           // Assign the result of the modular exponentiation to the plaintext output
           assign plaintext = result;
endmodule
// ASGHAR 07201
// Set the time unit and precision for simulation (1 nanosecond time unit, 1 picosecond precision)
'timescale 1ns / 1ps
// Testbench for the RSA_Decryption module
module rsa_decrypt_test();
           reg [7:0] ciphertext; // 8-bit register to store the ciphertext input
           reg [7:0] d;
                                  // 8-bit register for the private exponent used in decryption
           reg [7:0] n;
                                 // 8-bit register for the modulus
           wire [7:0] plaintext; // 8-bit wire to observe the plaintext output after decryption
           // Instantiate the RSA_Decryption module
           RSA_Decryption x (
           .ciphertext(ciphertext), // Connect ciphertext input to RSA Decryption
           .d(d).
                                  // Connect private exponent `d` to RSA_Decryption
                                  // Connect modulus `n` to RSA_Decryption
           .n(n),
           .plaintext(plaintext) // Connect plaintext output to RSA_Decryption
           initial begin
           // Test case 1: Test decryption with given ciphertext, private exponent 'd', and modulus 'n'
           ciphertext = 8'd5;
                                 // Example ciphertext value
                                 // Private exponent 'd' (inverse of e mod phi(n)), derived as d = e^{-1} \mod 60
           d = 8'd13;
           n = 8'd77;
                                  // Modulus value used in both encryption and decryption
           #10;
                                 // Delay for 10 time units to allow decryption operation to complete
           // Display the result for verification
           $display("Test case 1: ciphertext=%d, d=%d, n=%d, plaintext=%d", ciphertext, d, n, plaintext);
           // End the simulation after displaying results
           $finish;
           end
endmodule
```

| 1е              | Value | 9,995 ps | 9,996 ps | 9,997 ps |
|-----------------|-------|----------|----------|----------|
| ciphertext[7:0] | 05    |          |          | 05       |
| d[7:0]          | 0d    |          |          | Od       |
| n[7:0]          | 4d    |          |          | 4d       |
| plaintext[7:0]  | 1a    |          |          | 1a       |
|                 |       |          |          |          |
|                 |       |          |          |          |
|                 |       |          |          |          |
|                 |       |          |          |          |



```
# }
# run 1000ns
Test case 1: ciphertext= 5, d= 13, n= 77, plaintext= 26
$finish called at time : 10 ns : File "C:/Users/DELL/OneDrive - INFO: [USF-XSim-96] XSim completed. Design snapshot 'rsa decrypt
```

#### **Explanation**

The RSA decryption logic in this module leverages modular exponentiation to reverse the encryption process and retrieve the original plaintext. In RSA encryption, a message (plaintext) is raised to the power of a public exponent e and taken modulo a large number n, which is the product of two prime numbers. The resulting value is the ciphertext. To decrypt, the ciphertext must be raised to the power of the private exponent d, which is derived from e and  $\phi(n)$ , where  $\phi(n)$  is the Euler's totient of n. This decryption operation computes the original message as (ciphertext^d) mod n.

In this module, the RSA\_Decryption component receives the ciphertext, private exponent d, and modulus n as inputs. The decryption is performed by passing these inputs to a fast exponentiation module, which is efficient at computing large powers under a modulus. The result of this modular exponentiation is assigned to the plaintext output, recovering the original message.

The testbench, rsa\_decrypt\_test, initializes with a set of inputs to test the decryption logic. In this simulation, we set ciphertext, d, and n values for one test case. The ciphertext value is the encrypted message, d is the private exponent (calculated as the modular inverse of e), and n is the modulus. After a brief delay, the testbench displays the plaintext output, which should match the original message if decryption is successful. The simulation is set to end immediately after displaying the output, allowing us to verify that the decryption operation correctly restores the original plaintext from the ciphertext based on the given inputs. This setup confirms that the decryption logic works as intended by successfully reversing the RSA encryption process.

## **Task 4: Verifying Implementation**

Test your implementation by performing the following steps

- 1. Create an RSA key.
- 2. Encrypt a message with this key.
- 3. Decrypt the resulting ciphertext.
- 4. Compare the decrypted message with the original message.

For submission, please include all your Verilog files and a PDF document containing modules, results, and explanations where necessary



```
input wire [7:0] plaintext,
output wire [7:0] ciphertext,
output wire [7:0] decrypted_text
                 // Wires to connect the modules
wire [31:0] public_key_e;
wire [31:0] public_key_n;
wire [31:0] private_key_d;
                 wire [7:0] encrypted_text;
                 // Instantiate the RSA Key Generation module RSA_Key_Generation rsa_key_gen (
                 .clk(clk),
                 .public_key_e(public_key_e),
.public_key_n(public_key_n),
                 .private_key_d(private_key_d)
                 // Instantiate the RSA Encryption module RSA_Encryption rsa_encryption (
                 .plaintext(plaintext),
.e(public_key_e[7:0]),
                                                   // Only use the lower 8 bits
                 .n(public_key_n[7:0]),
.ciphertext(encrypted_text)
                                                  // Only use the lower 8 bits
                 // Instantiate the RSA Decryption module
                 RSA_Decryption rsa_decryption (
.ciphertext(encrypted_text),
                 .d(private_key_d[7:0]),
.n(public_key_n[7:0]),
                                                  // Only use the lower 8 bits // Only use the lower 8 bits
                 plaintext(decrypted_text)
                 assign ciphertext = encrypted_text;
endmodule
'timescale 1ns / 1ps
module RSA_Test();
                 // Declare registers and wires for the testbench
                                                  // Clock signal
                 reg clk;
                 reg reset;
                                                   // Reset signal
                 reg [7:0] plaintext;
                                                  // 8-bit plaintext input
                 wire [7:0] ciphertext; //wire [7:0] decrypted_text;
                                                // 8-bit ciphertext output
                                                                    // 8-bit decrypted text output
                 // Instantiate the RSA module (top-level)
                 RSA rsa_top (
                 .clk(clk),
                                                   // Connect the clock signal
                 .reset(reset),
                                                   // Connect the reset signal
                 .plaintext(plaintext),
                                                  // Connect the plaintext input
                 .ciphertext(ciphertext), // Connect the ciphertext output
                 .decrypted_text(decrypted_text) // Connect the decrypted text output
                 // Initial block for setting up the testbench
                 initial begin
                 // Initialize signals
                 clk = 0;
                                                   // Set the clock to 0 initially
                 reset = 0;
                                                   // Set reset to 0 initially
                plaintext = 8'd26;
                                                  // Set plaintext to 26 (arbitrary value for testing)
                 // Assert reset signal for 10 time units
                 reset = 1;
                 #10 \text{ reset} = 0;
                                                   // Deassert reset after 10 time units
                 // Wait for key generation and processing (RSA computation)
                 #100;
                 // Display public and private keys used for encryption and decryption
                 $display("Public Key (e, n): (%d, %d)", rsa_top.public_key_e, rsa_top.public_key_n);
                 $display("Private Key (d): %d", rsa top.private key d);
                 // Wait for encryption and decryption operations to complete
                 #100;
                 // Display the results of encryption and decryption
                 **Misplay("Plaintext: %d", plaintext); // Display original plaintext
**Sdisplay("Ciphertext: %d", ciphertext); // Display encrypted ciphertext
**Sdisplay("Decrypted Text: %d", decrypted_text); // Display the decrypted text (should match plaintext)
```





#### **EXPLANATION:**

In the final top module design, we created a system that implements the full RSA encryption and decryption process. The module is structured to integrate multiple submodules, including key generation, encryption, and decryption. The RSA testbench controls the overall simulation flow by providing inputs such as plaintext and generating corresponding outputs for ciphertext and decrypted text. The RSA module itself is connected to the top-level testbench through signals like clock, reset, and plaintext. The testbench also generates the clock signal that drives the module and handles reset functionality. In the simulation code, the reset is asserted for a brief period to initialize the system, after which key generation occurs. The testbench waits for the RSA key generation, encryption, and decryption processes to complete before displaying the public key, private key, ciphertext, and the decrypted text. The decrypted text is expected to match the original plaintext, verifying that the encryption and decryption processes work as intended. Finally, the simulation ends, providing a comprehensive test of the RSA functionality.

Verilog files are uploaded on this drive link:

■ Lab11 Verilog



## Assessment Rubric Lab 11

## Rivest-Shamir-Adleman (RSA) Encryption

Name: Syed Asghar Abbas Zaidi Student ID: 07201

## **Points Distribution**

| Task No.   | LR 2<br>Code | LR5<br>Results | LR9<br>Report |
|------------|--------------|----------------|---------------|
| Task 1     | 30           |                |               |
| Task 2     | 20           |                |               |
| Task 3     | 20           |                |               |
| Task 4     |              | 20             |               |
| Total      | /70          | /20            | /10           |
| CLO Mapped | CLO 2        | CLO 2          | CLO2          |
|            |              |                |               |

| CLO   | Total Points | Points Obtained |
|-------|--------------|-----------------|
| 2     | 100          |                 |
| Total | 100          |                 |

For description of different levels of the mapped rubrics, please refer the provided Lab Evaluation Assessment Rubrics and Affective Domain Assessment Rubrics.



## **Lab Evaluation Assessment Rubric**

| #   | Assessment Level 1: Unsatisfactor Elements Points 0-1      |                                                                                                                                 | Level 2: Developing Points 2                   | Level 3:Good<br>Points 3                                                                                                                            | Level 4:Exemplary Points 4                             |
|-----|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| LR2 | Program/Code<br>/ Simulation<br>Model/<br>Network<br>Model | n model/network model<br>does not implement the<br>required functionality<br>and has several errors.<br>The student is not able | completely accurate                            | Program/code/simulation model/network model gives correct output but not efficiently implemented or implemented by computationally complex routine. | implemented and gives correct output. Student has full |
| LR5 | Results & Plots                                            | tables are not developed or are poorly constructed with erroneous results. Titles,                                              | tables are drawn but contain errors. Titles,   | All figures, graphs, tables are correctly drawn but contain minor errors or some of the details are missing.                                        | ' I                                                    |
| LR9 | Report                                                     |                                                                                                                                 | included in report but are not well explained. | in-lab tasks is included in<br>report. The work is<br>supported by figures and                                                                      | included and explained well.                           |